View : 313 Download: 0

An Energy-Efficient Domain-Specific Reconfigurable Array Processor With Heterogeneous PEs for Wearable Brain-Computer Interface SoCs

Title
An Energy-Efficient Domain-Specific Reconfigurable Array Processor With Heterogeneous PEs for Wearable Brain-Computer Interface SoCs
Authors
Byun W.Je M.Kim J.-H.
Ewha Authors
김지훈
SCOPUS Author ID
김지훈scopus
Issue Date
2022
Journal Title
IEEE Transactions on Circuits and Systems I: Regular Papers
ISSN
1549-8328JCR Link
Citation
IEEE Transactions on Circuits and Systems I: Regular Papers vol. 69, no. 12, pp. 4872 - 4885
Keywords
Brain-computer interface (BCI)domain-specific architectureheterogeneous PElinear algebra acceleratorreconfigurable array processor
Publisher
Institute of Electrical and Electronics Engineers Inc.
Indexed
SCIE; SCOPUS scopus
Document Type
Article
Abstract
Recently, there is increasing demand for energy-efficient signal processing in wearable visual-stimuli-based brain-computer interface (V-BCI) devices. For the better accuracy and the reduced latency of the V-BCI system, the target identification (TI) algorithm that analyzes brain signals is being advanced, and the importance of an energy-efficient accelerating chip that processes various linear algebra operations constituting the TI algorithms is growing. In this paper, we propose a domain-specific reconfigurable array processor (RAP) with a dynamically reconfigurable and scalable array including 5-heterogeneous processing elements (PEs) for the energy-efficient acceleration of basic linear algebra subprograms (BLAS) and matrix decompositions. The system-on-chip (SoC), including the proposed RAP, was fabricated in 130-nm CMOS technology with an area of 16.87-mm2 and measured at 1.0 V 90 MHz. The RAP achieved an information transfer rate (ITR) of 139.9-bits/min and a TI accuracy of 95.4% on a fabricated chip through an optimized TI algorithm and scalable array processing. In addition, the RAP has $16.8\times $ higher TI energy efficiency than prior work and achieved an energy efficiency of 2144.2-bits/min/mW for information transfer processing rate with the proposed TI algorithm. The RAP supports a greater variety of linear algebra operations and data sizes with hardware reconfiguration than the prior accelerators. © 2004-2012 IEEE.
DOI
10.1109/TCSI.2022.3197186
Appears in Collections:
공과대학 > 전자전기공학전공 > Journal papers
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

BROWSE