View : 600 Download: 87

Analysis of a Lateral Grain Boundary for Reducing Performance Variations in Poly-Si 1T-DRAM

Title
Analysis of a Lateral Grain Boundary for Reducing Performance Variations in Poly-Si 1T-DRAM
Authors
Yoo, SongyiSun, WookyungShin, Hyungsoon
Ewha Authors
신형순
SCOPUS Author ID
신형순scopus
Issue Date
2020
Journal Title
MICROMACHINES
ISSN
2072-666XJCR Link
Citation
MICROMACHINES vol. 11, no. 11
Keywords
capacitorless one-transistor dynamic random-access memory1T-DRAMpolysilicongrain boundarylateral grain boundary (GB)GB location
Publisher
MDPI
Indexed
SCIE; SCOPUS WOS scopus
Document Type
Article
Abstract
A capacitorless one-transistor dynamic random-access memory device that uses a poly-silicon body (poly-Si 1T-DRAM) has been suggested to overcome the scaling limit of conventional one-transistor one-capacitor dynamic random-access memory (1T-1C DRAM). A poly-Si 1T-DRAM cell operates as a memory by utilizing the charge trapped at the grain boundaries (GBs) of its poly-Si body; vertical GBs are formed randomly during fabrication. This paper describes technology computer aided design (TCAD) device simulations performed to investigate the sensing margin and retention time of poly-Si 1T-DRAM as a function of its lateral GB location. The results show that the memory's operating mechanism changes with the GB's lateral location because of a corresponding change in the number of trapped electrons or holes. We determined the optimum lateral GB location for the best memory performance by considering both the sensing margin and retention time. We also performed simulations to analyze the effect of a lateral GB on the operation of a poly-Si 1T-DRAM that has a vertical GB. The memory performance of devices without a lateral GB significantly deteriorates when a vertical GB is located near the source or drain junction, while devices with a lateral GB have little change in memory characteristics with different vertical GB locations. This means that poly-Si 1T-DRAM devices with a lateral GB can operate reliably without any memory performance degradation from randomly determined vertical GB locations.
DOI
10.3390/mi11110952
Appears in Collections:
공과대학 > 전자전기공학전공 > Journal papers
Files in This Item:
micromachines-11-00952.pdf(3.07 MB) Download
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

BROWSE