View : 688 Download: 0

Full metadata record

DC Field Value Language
dc.contributor.author김지훈*
dc.date.accessioned2019-11-19T16:30:23Z-
dc.date.available2019-11-19T16:30:23Z-
dc.date.issued2017*
dc.identifier.issn1549-8328*
dc.identifier.issn1558-0806*
dc.identifier.otherOAK-25971*
dc.identifier.urihttps://dspace.ewha.ac.kr/handle/2015.oak/251901-
dc.description.abstractNon-binary LDPC (NB-LDPC) codes offer better error correcting performance than their binary counterparts. However, to achieve excellent performance, decoding complexity and large memory are required, which makes it difficult to implement the high-throughput decoder. This paper presents a fully overlapped NB-LDPC decoder using three proposed techniques to improve throughput performance. First, an early bubble check is presented to reduce the initialization latency of the check node processing (CNP). Second, the CNP and variable node processing (VNP) are overlapped with the proposed backward memory scan method to hide the CNP latency within the VNP. Finally, we propose a redundant memory reuse technique to further decrease the latency of a single decoding iteration. We implemented the high-throughput decoder for (160, 80) regular (2, 4) NB-LDPC code over GF (64). The iteration latency was decreased by up to 57.5% with our three proposed methods. The proposed decoder achieved a throughput of 2.22 Gb/s at a 625-MHz frequency with 2.96-M gates in a 65-nm CMOS process. The proposed decoder showed outstanding area efficiency compared with the state-of-the-art decoders.*
dc.languageEnglish*
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC*
dc.subjectNB-LDPC codes*
dc.subjectoverlap schedule*
dc.subjectlow latency check node processing*
dc.subjectmemory reuse technique*
dc.titleHigh-Throughput Non-Binary LDPC Decoder Based on Aggressive Overlap Scheduling*
dc.typeArticle*
dc.relation.issue7*
dc.relation.volume64*
dc.relation.indexSCIE*
dc.relation.indexSCOPUS*
dc.relation.startpage1937*
dc.relation.lastpage1948*
dc.relation.journaltitleIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS*
dc.identifier.doi10.1109/TCSI.2017.2677518*
dc.identifier.wosidWOS:000404294900027*
dc.author.googleChoi, Injun*
dc.author.googleKim, Ji-Hoon*
dc.contributor.scopusid김지훈(57214339649)*
dc.date.modifydate20240322130321*
Appears in Collections:
공과대학 > 전자전기공학전공 > Journal papers
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

BROWSE