View : 535 Download: 0

Full metadata record

DC Field Value Language
dc.contributor.author이승준*
dc.date.accessioned2016-08-28T11:08:18Z-
dc.date.available2016-08-28T11:08:18Z-
dc.date.issued2002*
dc.identifier.issn0218-1266*
dc.identifier.otherOAK-1419*
dc.identifier.urihttps://dspace.ewha.ac.kr/handle/2015.oak/219188-
dc.description.abstractIn this paper, we propose a novel dynamic voltage scaling algorithm on a variable-voltage processor. It determines the supply voltage on timeslot-by-timeslot basis within the task boundary, and significantly reduces the power consumption by fully exploiting the slack time. Also, we modify this algorithm and propose an energy-constrained dynamic voltage scaling algorithm for low-power multimedia applications. In the multimedia applications, there are usually several alternative algorithms with different performance and power. Considering the trade-off between performance and power, the proposed algorithm adaptively determines the optimal alternative to achieve optimal performance under given energy constraint. Compared with the conventional algorithms, the power consumption is reduced to 1/14.4∼1/5.6 without performance degradation.*
dc.languageEnglish*
dc.titleEnergy-constrained VDD hopping scheme with run-time power estimation for low-power real-time VLSI systems*
dc.typeArticle*
dc.relation.issue6*
dc.relation.volume11*
dc.relation.indexSCIE*
dc.relation.indexSCOPUS*
dc.relation.startpage601*
dc.relation.lastpage620*
dc.relation.journaltitleJournal of Circuits, Systems and Computers*
dc.identifier.doi10.1142/S0218126602000653*
dc.identifier.wosidWOS:000181992700003*
dc.identifier.scopusid2-s2.0-0346675005*
dc.author.googleLee S.*
dc.author.googleSakurai T.*
dc.contributor.scopusid이승준(36064894500;57207064952)*
dc.date.modifydate20240322125312*
Appears in Collections:
공과대학 > 전자전기공학전공 > Journal papers
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

BROWSE