View : 816 Download: 0

Full metadata record

DC Field Value Language
dc.contributor.author신형순*
dc.contributor.author선우경*
dc.date.accessioned2018-11-15T16:30:18Z-
dc.date.available2018-11-15T16:30:18Z-
dc.date.issued2018*
dc.identifier.issn2168-6734*
dc.identifier.otherOAK-23539*
dc.identifier.urihttps://dspace.ewha.ac.kr/handle/2015.oak/246518-
dc.description.abstractIn this paper, the read margin (RM) and write power (WP) for various 3-D vertical resistive random-access memory (VRRAM) architectures and bias schemes are analyzed. The optimized bias scheme for each of the read and write operations is demonstrated using HSPICE simulation. The ground and 1/3 bias schemes are desirable for reading a row of cells and a single cell, respectively, whereas the 1/2 bias scheme is more suitable for the write operation. The RM is strongly influenced by the number of word line (WL) layers, which determines the number of half-selected cells. The WP is predominantly affected by the in-plane array size rather than the number of WL layers, as the majority of the power is consumed in the selected WL. Only slight differences between the WL plane and WL even/odd structures are observed in the RM and WP. Therefore, due to the same performance and a double cell bit, a WL even/odd structure is more promising than a WL plane structure for the VRRAM architecture.*
dc.languageEnglish*
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC*
dc.subject3D vertical resistive random access memory (VRRAM)*
dc.subjectbias scheme*
dc.subjectcrossbar array*
dc.subjectread margin*
dc.subjectwrite power*
dc.titleAnalysis of Read Margin and Write Power Consumption of a 3-D vertical RRAM (VRRAM) Crossbar Array*
dc.typeArticle*
dc.relation.issue1*
dc.relation.volume6*
dc.relation.indexSCIE*
dc.relation.indexSCOPUS*
dc.relation.startpage1192*
dc.relation.lastpage1196*
dc.relation.journaltitleIEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY*
dc.identifier.doi10.1109/JEDS.2018.2873016*
dc.identifier.wosidWOS:000447826500011*
dc.identifier.scopusid2-s2.0-85054540242*
dc.author.googleChoi, Sujin*
dc.author.googleSun, Wookyung*
dc.author.googleShin, Hyungsoon*
dc.contributor.scopusid신형순(7404012125)*
dc.contributor.scopusid선우경(7404011223)*
dc.date.modifydate20240322125227*
Appears in Collections:
공과대학 > 전자전기공학전공 > Journal papers
Files in This Item:
There are no files associated with this item.
Export
RIS (EndNote)
XLS (Excel)
XML


qrcode

BROWSE